44 lines
1.4 KiB
C
44 lines
1.4 KiB
C
|
/*
|
||
|
* (C) Copyright 2011, Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
|
||
|
*
|
||
|
* This program is free software; you can redistribute it and/or
|
||
|
* modify it under the terms of the GNU General Public License as
|
||
|
* published by the Free Software Foundation; either version 2 of
|
||
|
* the License, or (at your option) any later version.
|
||
|
*
|
||
|
* This program is distributed in the hope that it will be useful,
|
||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||
|
* GNU General Public License for more details.
|
||
|
*
|
||
|
*/
|
||
|
|
||
|
#ifndef __ASM_OPENRISC_CACHE_H_
|
||
|
#define __ASM_OPENRISC_CACHE_H_
|
||
|
|
||
|
void flush_dcache_range(unsigned long addr, unsigned long stop);
|
||
|
void invalidate_dcache_range(unsigned long addr, unsigned long stop);
|
||
|
void flush_cache(unsigned long addr, unsigned long size);
|
||
|
int icache_status(void);
|
||
|
int checkicache(void);
|
||
|
int dcache_status(void);
|
||
|
int checkdcache(void);
|
||
|
void dcache_enable(void);
|
||
|
void dcache_disable(void);
|
||
|
void icache_enable(void);
|
||
|
void icache_disable(void);
|
||
|
|
||
|
/*
|
||
|
* Valid L1 data cache line sizes for the OpenRISC architecture are
|
||
|
* 16 and 32 bytes.
|
||
|
* If the board configuration has not specified one we default to the
|
||
|
* largest of these values for alignment of DMA buffers.
|
||
|
*/
|
||
|
#ifdef CONFIG_SYS_CACHELINE_SIZE
|
||
|
#define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE
|
||
|
#else
|
||
|
#define ARCH_DMA_MINALIGN 32
|
||
|
#endif
|
||
|
|
||
|
#endif /* __ASM_OPENRISC_CACHE_H_ */
|