4fa748368b
Signed-off-by: Alexander Shiyan <shc_work@mail.ru> Signed-off-by: Sascha Hauer <s.hauer@pengutronix.de>
136 lines
3.3 KiB
C
136 lines
3.3 KiB
C
/*
|
|
* Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
|
|
*
|
|
* This program is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU General Public License as
|
|
* published by the Free Software Foundation; either version 2 of
|
|
* the License, or (at your option) any later version.
|
|
*/
|
|
|
|
#include <common.h>
|
|
#include <init.h>
|
|
#include <sizes.h>
|
|
|
|
#include <asm/io.h>
|
|
#include <asm/memory.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <mach/clps711x.h>
|
|
|
|
static int clps711x_mem_init(void)
|
|
{
|
|
ulong memsize = get_ram_size((ulong *)SDRAM0_BASE, SZ_64M);
|
|
|
|
arm_add_mem_device("ram0", SDRAM0_BASE, memsize);
|
|
|
|
return 0;
|
|
}
|
|
mem_initcall(clps711x_mem_init);
|
|
|
|
inline static void _clps711x_setup_memcfg(int bank, u32 addr, u32 val)
|
|
{
|
|
u32 tmp = readl(addr);
|
|
|
|
tmp &= ~(0xff << (bank * 8));
|
|
tmp |= val << (bank * 8);
|
|
|
|
writel(tmp, addr);
|
|
}
|
|
|
|
void clps711x_setup_memcfg(int bank, u32 val)
|
|
{
|
|
switch (bank) {
|
|
case 0 ... 3:
|
|
_clps711x_setup_memcfg(bank, MEMCFG1, val);
|
|
break;
|
|
case 4 ... 5:
|
|
_clps711x_setup_memcfg(bank - 4, MEMCFG2, val);
|
|
break;
|
|
}
|
|
}
|
|
|
|
static struct resource uart0_resources[] = {
|
|
DEFINE_RES_MEM(UBRLCR1, SZ_4),
|
|
DEFINE_RES_MEM(UARTDR1, SZ_4),
|
|
};
|
|
|
|
static struct resource uart1_resources[] = {
|
|
DEFINE_RES_MEM(UBRLCR2, SZ_4),
|
|
DEFINE_RES_MEM(UARTDR2, SZ_4),
|
|
};
|
|
|
|
void clps711x_add_uart(unsigned int id)
|
|
{
|
|
switch (id) {
|
|
case 0:
|
|
clk_add_alias(NULL, "clps711x_serial0", "uart", NULL);
|
|
add_generic_device_res("clps711x_serial", 0, uart0_resources,
|
|
ARRAY_SIZE(uart0_resources), NULL);
|
|
break;
|
|
case 1:
|
|
clk_add_alias(NULL, "clps711x_serial1", "uart", NULL);
|
|
add_generic_device_res("clps711x_serial", 1, uart1_resources,
|
|
ARRAY_SIZE(uart1_resources), NULL);
|
|
break;
|
|
}
|
|
}
|
|
|
|
static struct resource gpio0_resources[] = {
|
|
DEFINE_RES_MEM(PADR, SZ_1),
|
|
DEFINE_RES_MEM(PADDR, SZ_1),
|
|
};
|
|
|
|
static struct resource gpio1_resources[] = {
|
|
DEFINE_RES_MEM(PBDR, SZ_1),
|
|
DEFINE_RES_MEM(PBDDR, SZ_1),
|
|
};
|
|
|
|
static struct resource gpio2_resources[] = {
|
|
DEFINE_RES_MEM(PCDR, SZ_1),
|
|
DEFINE_RES_MEM(PCDDR, SZ_1),
|
|
};
|
|
|
|
static struct resource gpio3_resources[] = {
|
|
DEFINE_RES_MEM(PDDR, SZ_1),
|
|
DEFINE_RES_MEM(PDDDR, SZ_1),
|
|
};
|
|
|
|
static struct resource gpio4_resources[] = {
|
|
DEFINE_RES_MEM(PEDR, SZ_1),
|
|
DEFINE_RES_MEM(PEDDR, SZ_1),
|
|
};
|
|
|
|
static __init int clps711x_gpio_init(void)
|
|
{
|
|
add_generic_device_res("clps711x-gpio", 0, gpio0_resources,
|
|
ARRAY_SIZE(gpio0_resources), NULL);
|
|
add_generic_device_res("clps711x-gpio", 1, gpio1_resources,
|
|
ARRAY_SIZE(gpio1_resources), NULL);
|
|
add_generic_device_res("clps711x-gpio", 2, gpio2_resources,
|
|
ARRAY_SIZE(gpio2_resources), NULL);
|
|
add_generic_device_res("clps711x-gpio", 3, gpio3_resources,
|
|
ARRAY_SIZE(gpio3_resources), NULL);
|
|
add_generic_device_res("clps711x-gpio", 4, gpio4_resources,
|
|
ARRAY_SIZE(gpio4_resources), NULL);
|
|
|
|
return 0;
|
|
}
|
|
coredevice_initcall(clps711x_gpio_init);
|
|
|
|
static __init int clps711x_syscon_init(void)
|
|
{
|
|
/* SYSCON1, SYSFLG1 */
|
|
add_generic_device("clps711x-syscon", 1, NULL, SYSCON1, SZ_128,
|
|
IORESOURCE_MEM, NULL);
|
|
/* SYSCON2, SYSFLG2 */
|
|
add_generic_device("clps711x-syscon", 2, NULL, SYSCON2, SZ_128,
|
|
IORESOURCE_MEM, NULL);
|
|
/* SYSCON3 */
|
|
add_generic_device("clps711x-syscon", 3, NULL, SYSCON3, SZ_64,
|
|
IORESOURCE_MEM, NULL);
|
|
|
|
return 0;
|
|
}
|
|
postcore_initcall(clps711x_syscon_init);
|