2012-09-21 09:59:08 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2009 by Sascha Hauer, Pengutronix
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
|
|
|
|
* MA 02110-1301, USA.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <init.h>
|
|
|
|
#include <driver.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <io.h>
|
|
|
|
#include <linux/clkdev.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <mach/imx25-regs.h>
|
|
|
|
|
|
|
|
#include "clk.h"
|
|
|
|
|
|
|
|
#define CCM_MPCTL 0x00
|
|
|
|
#define CCM_UPCTL 0x04
|
|
|
|
#define CCM_CCTL 0x08
|
|
|
|
#define CCM_CGCR0 0x0C
|
|
|
|
#define CCM_CGCR1 0x10
|
|
|
|
#define CCM_CGCR2 0x14
|
|
|
|
#define CCM_PCDR0 0x18
|
|
|
|
#define CCM_PCDR1 0x1C
|
|
|
|
#define CCM_PCDR2 0x20
|
|
|
|
#define CCM_PCDR3 0x24
|
|
|
|
#define CCM_RCSR 0x28
|
|
|
|
#define CCM_CRDR 0x2C
|
|
|
|
#define CCM_DCVR0 0x30
|
|
|
|
#define CCM_DCVR1 0x34
|
|
|
|
#define CCM_DCVR2 0x38
|
|
|
|
#define CCM_DCVR3 0x3c
|
|
|
|
#define CCM_LTR0 0x40
|
|
|
|
#define CCM_LTR1 0x44
|
|
|
|
#define CCM_LTR2 0x48
|
|
|
|
#define CCM_LTR3 0x4c
|
|
|
|
#define CCM_MCR 0x64
|
|
|
|
|
|
|
|
enum mx25_clks {
|
|
|
|
dummy, osc, mpll, upll, mpll_cpu_3_4, cpu_sel, cpu, ahb, usb_div, ipg,
|
|
|
|
per0_sel, per1_sel, per2_sel, per3_sel, per4_sel, per5_sel, per6_sel,
|
|
|
|
per7_sel, per8_sel, per9_sel, per10_sel, per11_sel, per12_sel,
|
|
|
|
per13_sel, per14_sel, per15_sel, per0, per1, per2, per3, per4, per5,
|
|
|
|
per6, per7, per8, per9, per10, per11, per12, per13, per14, per15,
|
2012-09-29 12:32:41 +00:00
|
|
|
lcdc_per_gate, clk_max
|
2012-09-21 09:59:08 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk *clks[clk_max];
|
|
|
|
|
|
|
|
static const char *cpu_sel_clks[] = {
|
|
|
|
"mpll",
|
|
|
|
"mpll_cpu_3_4",
|
|
|
|
};
|
|
|
|
|
|
|
|
static const char *per_sel_clks[] = {
|
|
|
|
"ahb",
|
|
|
|
"upll",
|
|
|
|
};
|
|
|
|
|
|
|
|
static int imx25_ccm_probe(struct device_d *dev)
|
|
|
|
{
|
|
|
|
void __iomem *base;
|
|
|
|
|
|
|
|
base = dev_request_mem_region(dev, 0);
|
|
|
|
|
ARM i.MX25: Enable all needed clocks during startup
This enables the following clocks on i.MX25:
PER: esdhc1, esdhc2, i2c, nfc, owire, pwm, uart
AHB: emi, esdhc1, esdhc2, fec, lcdc, usbotg
IPG: cspi1, cspi2, cspi3, esdhc1, esdhc2, fec, gpt1, gpt2, gpt3, gpt4,
iim, LCDC_EN, pwm1, pwm2, pwm3, pwm4, spba, tsc, uart1, uart2, uart3,
uart4, uart5
These are hopefully all the clocks we need for barebox.
Signed-off-by: Sascha Hauer <s.hauer@pengutronix.de>
2012-10-05 17:51:48 +00:00
|
|
|
writel((1 << 3) | (1 << 4) | (1 << 5) | (1 << 6) | (1 << 8) | (1 << 9) |
|
|
|
|
(1 << 10) | (1 << 15) | (1 << 19) | (1 << 21) | (1 << 22) |
|
|
|
|
(1 << 23) | (1 << 24) | (1 << 28),
|
|
|
|
base + CCM_CGCR0);
|
|
|
|
|
|
|
|
writel((1 << 5) | (1 << 6) | (1 << 7) | (1 << 8) | (1 << 13) | (1 << 14) |
|
|
|
|
(1 << 15) | (1 << 19) | (1 << 20) | (1 << 21) | (1 << 22) |
|
|
|
|
(1 << 26) | (1 << 29) | (1 << 31),
|
|
|
|
base + CCM_CGCR1);
|
|
|
|
|
|
|
|
writel((1 << 0) | (1 << 1) | (1 << 2) | (1 << 10) | (1 << 13) | (1 << 14) |
|
|
|
|
(1 << 15) | (1 << 16) | (1 << 17) | (1 << 18),
|
|
|
|
base + CCM_CGCR2);
|
2012-09-21 09:59:08 +00:00
|
|
|
|
|
|
|
clks[dummy] = clk_fixed("dummy", 0);
|
|
|
|
clks[osc] = clk_fixed("osc", 24000000);
|
|
|
|
clks[mpll] = imx_clk_pllv1("mpll", "osc", base + CCM_MPCTL);
|
|
|
|
clks[upll] = imx_clk_pllv1("upll", "osc", base + CCM_UPCTL);
|
|
|
|
clks[mpll_cpu_3_4] = imx_clk_fixed_factor("mpll_cpu_3_4", "mpll", 3, 4);
|
|
|
|
clks[cpu_sel] = imx_clk_mux("cpu_sel", base + CCM_CCTL, 14, 1, cpu_sel_clks, ARRAY_SIZE(cpu_sel_clks));
|
|
|
|
clks[cpu] = imx_clk_divider("cpu", "cpu_sel", base + CCM_CCTL, 30, 2);
|
|
|
|
clks[ahb] = imx_clk_divider("ahb", "cpu", base + CCM_CCTL, 28, 2);
|
|
|
|
clks[usb_div] = imx_clk_divider("usb_div", "upll", base + CCM_CCTL, 16, 6);
|
|
|
|
clks[ipg] = imx_clk_fixed_factor("ipg", "ahb", 1, 2);
|
|
|
|
clks[per0_sel] = imx_clk_mux("per0_sel", base + CCM_MCR, 0, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per1_sel] = imx_clk_mux("per1_sel", base + CCM_MCR, 1, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per2_sel] = imx_clk_mux("per2_sel", base + CCM_MCR, 2, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per3_sel] = imx_clk_mux("per3_sel", base + CCM_MCR, 3, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per4_sel] = imx_clk_mux("per4_sel", base + CCM_MCR, 4, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per5_sel] = imx_clk_mux("per5_sel", base + CCM_MCR, 5, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per6_sel] = imx_clk_mux("per6_sel", base + CCM_MCR, 6, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per7_sel] = imx_clk_mux("per7_sel", base + CCM_MCR, 7, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per8_sel] = imx_clk_mux("per8_sel", base + CCM_MCR, 8, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per9_sel] = imx_clk_mux("per9_sel", base + CCM_MCR, 9, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per10_sel] = imx_clk_mux("per10_sel", base + CCM_MCR, 10, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per11_sel] = imx_clk_mux("per11_sel", base + CCM_MCR, 11, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per12_sel] = imx_clk_mux("per12_sel", base + CCM_MCR, 12, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per13_sel] = imx_clk_mux("per13_sel", base + CCM_MCR, 13, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per14_sel] = imx_clk_mux("per14_sel", base + CCM_MCR, 14, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per15_sel] = imx_clk_mux("per15_sel", base + CCM_MCR, 15, 1, per_sel_clks, ARRAY_SIZE(per_sel_clks));
|
|
|
|
clks[per0] = imx_clk_divider("per0", "per0_sel", base + CCM_PCDR0, 0, 6);
|
|
|
|
clks[per1] = imx_clk_divider("per1", "per1_sel", base + CCM_PCDR0, 8, 6);
|
|
|
|
clks[per2] = imx_clk_divider("per2", "per2_sel", base + CCM_PCDR0, 16, 6);
|
|
|
|
clks[per3] = imx_clk_divider("per3", "per3_sel", base + CCM_PCDR0, 24, 6);
|
|
|
|
clks[per4] = imx_clk_divider("per4", "per4_sel", base + CCM_PCDR1, 0, 6);
|
|
|
|
clks[per5] = imx_clk_divider("per5", "per5_sel", base + CCM_PCDR1, 8, 6);
|
|
|
|
clks[per6] = imx_clk_divider("per6", "per6_sel", base + CCM_PCDR1, 16, 6);
|
|
|
|
clks[per7] = imx_clk_divider("per7", "per7_sel", base + CCM_PCDR1, 24, 6);
|
|
|
|
clks[per8] = imx_clk_divider("per8", "per8_sel", base + CCM_PCDR2, 0, 6);
|
|
|
|
clks[per9] = imx_clk_divider("per9", "per9_sel", base + CCM_PCDR2, 8, 6);
|
|
|
|
clks[per10] = imx_clk_divider("per10", "per10_sel", base + CCM_PCDR2, 16, 6);
|
|
|
|
clks[per11] = imx_clk_divider("per11", "per11_sel", base + CCM_PCDR2, 24, 6);
|
|
|
|
clks[per12] = imx_clk_divider("per12", "per12_sel", base + CCM_PCDR3, 0, 6);
|
|
|
|
clks[per13] = imx_clk_divider("per13", "per13_sel", base + CCM_PCDR3, 8, 6);
|
|
|
|
clks[per14] = imx_clk_divider("per14", "per14_sel", base + CCM_PCDR3, 16, 6);
|
|
|
|
clks[per15] = imx_clk_divider("per15", "per15_sel", base + CCM_PCDR3, 24, 6);
|
2012-09-29 12:32:41 +00:00
|
|
|
clks[lcdc_per_gate] = imx_clk_gate("lcdc_per_gate", "per7", base + CCM_CGCR0, 7);
|
2012-09-21 09:59:08 +00:00
|
|
|
|
|
|
|
clkdev_add_physbase(clks[per15], MX25_UART1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per15], MX25_UART2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per15], MX25_UART3_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per15], MX25_UART4_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per15], MX25_UART5_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per5], MX25_GPT1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX25_FEC_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX25_I2C1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX25_I2C2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX25_I2C3_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX25_CSPI1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX25_CSPI2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX25_CSPI3_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per3], MX25_ESDHC1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per4], MX25_ESDHC2_BASE_ADDR, NULL);
|
2012-09-29 12:32:41 +00:00
|
|
|
clkdev_add_physbase(clks[lcdc_per_gate], MX25_LCDC_BASE_ADDR, NULL);
|
2013-01-17 06:32:57 +00:00
|
|
|
clkdev_add_physbase(clks[dummy], MX25_LCDC_BASE_ADDR, "ipg");
|
|
|
|
clkdev_add_physbase(clks[dummy], MX25_LCDC_BASE_ADDR, "ahb");
|
2012-09-21 09:59:08 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-05 08:38:58 +00:00
|
|
|
static __maybe_unused struct of_device_id imx25_ccm_dt_ids[] = {
|
|
|
|
{
|
|
|
|
.compatible = "fsl,imx25-ccm",
|
|
|
|
}, {
|
|
|
|
/* sentinel */
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2012-09-21 09:59:08 +00:00
|
|
|
static struct driver_d imx25_ccm_driver = {
|
|
|
|
.probe = imx25_ccm_probe,
|
|
|
|
.name = "imx25-ccm",
|
2012-10-05 08:38:58 +00:00
|
|
|
.of_compatible = DRV_OF_COMPAT(imx25_ccm_dt_ids),
|
2012-09-21 09:59:08 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static int imx25_ccm_init(void)
|
|
|
|
{
|
2012-10-04 13:24:27 +00:00
|
|
|
return platform_driver_register(&imx25_ccm_driver);
|
2012-09-21 09:59:08 +00:00
|
|
|
}
|
|
|
|
postcore_initcall(imx25_ccm_init);
|