2012-09-20 20:04:48 +00:00
|
|
|
#include <common.h>
|
|
|
|
#include <init.h>
|
|
|
|
#include <driver.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <io.h>
|
|
|
|
#include <linux/clkdev.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <mach/imx27-regs.h>
|
|
|
|
#include <mach/generic.h>
|
2012-09-30 16:14:08 +00:00
|
|
|
#include <mach/revision.h>
|
2012-09-20 20:04:48 +00:00
|
|
|
|
|
|
|
#include "clk.h"
|
|
|
|
|
|
|
|
/* Register offsets */
|
|
|
|
#define CCM_CSCR 0x0
|
|
|
|
#define CCM_MPCTL0 0x4
|
|
|
|
#define CCM_MPCTL1 0x8
|
|
|
|
#define CCM_SPCTL0 0xc
|
|
|
|
#define CCM_SPCTL1 0x10
|
|
|
|
#define CCM_OSC26MCTL 0x14
|
|
|
|
#define CCM_PCDR0 0x18
|
|
|
|
#define CCM_PCDR1 0x1c
|
|
|
|
#define CCM_PCCR0 0x20
|
|
|
|
#define CCM_PCCR1 0x24
|
|
|
|
#define CCM_CCSR 0x28
|
|
|
|
#define CCM_PMCTL 0x2c
|
|
|
|
#define CCM_PMCOUNT 0x30
|
|
|
|
#define CCM_WKGDCTL 0x34
|
|
|
|
|
2012-10-10 20:13:02 +00:00
|
|
|
#define PCCR0_SSI2_EN (1 << 0)
|
|
|
|
#define PCCR0_SSI1_EN (1 << 1)
|
|
|
|
#define PCCR0_SLCDC_EN (1 << 2)
|
|
|
|
#define PCCR0_SDHC3_EN (1 << 3)
|
|
|
|
#define PCCR0_SDHC2_EN (1 << 4)
|
|
|
|
#define PCCR0_SDHC1_EN (1 << 5)
|
|
|
|
#define PCCR0_SDC_EN (1 << 6)
|
|
|
|
#define PCCR0_SAHARA_EN (1 << 7)
|
|
|
|
#define PCCR0_RTIC_EN (1 << 8)
|
|
|
|
#define PCCR0_RTC_EN (1 << 9)
|
|
|
|
#define PCCR0_PWM_EN (1 << 11)
|
|
|
|
#define PCCR0_OWIRE_EN (1 << 12)
|
|
|
|
#define PCCR0_MSHC_EN (1 << 13)
|
|
|
|
#define PCCR0_LCDC_EN (1 << 14)
|
|
|
|
#define PCCR0_KPP_EN (1 << 15)
|
|
|
|
#define PCCR0_IIM_EN (1 << 16)
|
|
|
|
#define PCCR0_I2C2_EN (1 << 17)
|
|
|
|
#define PCCR0_I2C1_EN (1 << 18)
|
|
|
|
#define PCCR0_GPT6_EN (1 << 19)
|
|
|
|
#define PCCR0_GPT5_EN (1 << 20)
|
|
|
|
#define PCCR0_GPT4_EN (1 << 21)
|
|
|
|
#define PCCR0_GPT3_EN (1 << 22)
|
|
|
|
#define PCCR0_GPT2_EN (1 << 23)
|
|
|
|
#define PCCR0_GPT1_EN (1 << 24)
|
|
|
|
#define PCCR0_GPIO_EN (1 << 25)
|
|
|
|
#define PCCR0_FEC_EN (1 << 26)
|
|
|
|
#define PCCR0_EMMA_EN (1 << 27)
|
|
|
|
#define PCCR0_DMA_EN (1 << 28)
|
|
|
|
#define PCCR0_CSPI3_EN (1 << 29)
|
|
|
|
#define PCCR0_CSPI2_EN (1 << 30)
|
|
|
|
#define PCCR0_CSPI1_EN (1 << 31)
|
|
|
|
|
|
|
|
#define PCCR1_MSHC_BAUDEN (1 << 2)
|
|
|
|
#define PCCR1_NFC_BAUDEN (1 << 3)
|
|
|
|
#define PCCR1_SSI2_BAUDEN (1 << 4)
|
|
|
|
#define PCCR1_SSI1_BAUDEN (1 << 5)
|
|
|
|
#define PCCR1_H264_BAUDEN (1 << 6)
|
|
|
|
#define PCCR1_PERCLK4_EN (1 << 7)
|
|
|
|
#define PCCR1_PERCLK3_EN (1 << 8)
|
|
|
|
#define PCCR1_PERCLK2_EN (1 << 9)
|
|
|
|
#define PCCR1_PERCLK1_EN (1 << 10)
|
|
|
|
#define PCCR1_HCLK_USB (1 << 11)
|
|
|
|
#define PCCR1_HCLK_SLCDC (1 << 12)
|
|
|
|
#define PCCR1_HCLK_SAHARA (1 << 13)
|
|
|
|
#define PCCR1_HCLK_RTIC (1 << 14)
|
|
|
|
#define PCCR1_HCLK_LCDC (1 << 15)
|
|
|
|
#define PCCR1_HCLK_H264 (1 << 16)
|
|
|
|
#define PCCR1_HCLK_FEC (1 << 17)
|
|
|
|
#define PCCR1_HCLK_EMMA (1 << 18)
|
|
|
|
#define PCCR1_HCLK_EMI (1 << 19)
|
|
|
|
#define PCCR1_HCLK_DMA (1 << 20)
|
|
|
|
#define PCCR1_HCLK_CSI (1 << 21)
|
|
|
|
#define PCCR1_HCLK_BROM (1 << 22)
|
|
|
|
#define PCCR1_HCLK_ATA (1 << 23)
|
|
|
|
#define PCCR1_WDT_EN (1 << 24)
|
|
|
|
#define PCCR1_USB_EN (1 << 25)
|
|
|
|
#define PCCR1_UART6_EN (1 << 26)
|
|
|
|
#define PCCR1_UART5_EN (1 << 27)
|
|
|
|
#define PCCR1_UART4_EN (1 << 28)
|
|
|
|
#define PCCR1_UART3_EN (1 << 29)
|
|
|
|
#define PCCR1_UART2_EN (1 << 30)
|
|
|
|
#define PCCR1_UART1_EN (1 << 31)
|
|
|
|
|
2012-09-20 20:04:48 +00:00
|
|
|
enum mx27_clks {
|
|
|
|
dummy, ckih, ckil, mpll, spll, mpll_main2, ahb, ipg, nfc_div, per1_div,
|
|
|
|
per2_div, per3_div, per4_div, usb_div, cpu_sel, clko_sel, cpu_div, clko_div,
|
2013-01-17 06:32:57 +00:00
|
|
|
clko_en, lcdc_per_gate, lcdc_ahb_gate, lcdc_ipg_gate, clk_max
|
2012-09-20 20:04:48 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk *clks[clk_max];
|
|
|
|
|
|
|
|
static const char *cpu_sel_clks[] = {
|
|
|
|
"mpll_main2",
|
|
|
|
"mpll",
|
|
|
|
};
|
|
|
|
|
|
|
|
static const char *clko_sel_clks[] = {
|
|
|
|
"ckil",
|
|
|
|
NULL,
|
|
|
|
"ckih",
|
|
|
|
"ckih",
|
|
|
|
"ckih",
|
|
|
|
"mpll",
|
|
|
|
"spll",
|
|
|
|
"cpu_div",
|
|
|
|
"ahb",
|
|
|
|
"ipg",
|
|
|
|
"per1_div",
|
|
|
|
"per2_div",
|
|
|
|
"per3_div",
|
|
|
|
"per4_div",
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
"nfc_div",
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
"ckil",
|
|
|
|
"usb_div",
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int imx27_ccm_probe(struct device_d *dev)
|
|
|
|
{
|
|
|
|
void __iomem *base;
|
|
|
|
|
|
|
|
base = dev_request_mem_region(dev, 0);
|
|
|
|
|
|
|
|
writel(PCCR0_SDHC3_EN | PCCR0_SDHC2_EN | PCCR0_SDHC1_EN |
|
2013-01-17 06:32:57 +00:00
|
|
|
PCCR0_PWM_EN | PCCR0_KPP_EN | PCCR0_IIM_EN |
|
2012-09-29 12:27:01 +00:00
|
|
|
PCCR0_I2C2_EN | PCCR0_I2C1_EN | PCCR0_GPT6_EN | PCCR0_GPT5_EN |
|
|
|
|
PCCR0_GPT4_EN | PCCR0_GPT3_EN | PCCR0_GPT2_EN | PCCR0_GPT1_EN |
|
|
|
|
PCCR0_GPIO_EN | PCCR0_FEC_EN | PCCR0_CSPI3_EN | PCCR0_CSPI2_EN |
|
|
|
|
PCCR0_CSPI1_EN,
|
2012-09-20 20:04:48 +00:00
|
|
|
base + CCM_PCCR0);
|
|
|
|
|
2012-09-29 12:27:01 +00:00
|
|
|
writel(PCCR1_NFC_BAUDEN | PCCR1_PERCLK4_EN | PCCR1_PERCLK2_EN | PCCR1_PERCLK1_EN |
|
2013-01-17 06:32:57 +00:00
|
|
|
PCCR1_HCLK_USB | PCCR1_HCLK_FEC | PCCR1_HCLK_EMI | PCCR1_WDT_EN |
|
|
|
|
PCCR1_USB_EN | PCCR1_UART6_EN | PCCR1_UART5_EN | PCCR1_UART4_EN |
|
|
|
|
PCCR1_UART3_EN | PCCR1_UART2_EN | PCCR1_UART1_EN,
|
2012-09-29 12:27:01 +00:00
|
|
|
base + CCM_PCCR1);
|
2012-09-20 20:04:48 +00:00
|
|
|
|
|
|
|
clks[dummy] = clk_fixed("dummy", 0);
|
|
|
|
clks[ckih] = clk_fixed("ckih", 26000000);
|
|
|
|
clks[ckil] = clk_fixed("ckil", 32768);
|
|
|
|
clks[mpll] = imx_clk_pllv1("mpll", "ckih", base + CCM_MPCTL0);
|
|
|
|
clks[spll] = imx_clk_pllv1("spll", "ckih", base + CCM_SPCTL0);
|
|
|
|
clks[mpll_main2] = imx_clk_fixed_factor("mpll_main2", "mpll", 2, 3);
|
|
|
|
|
2012-09-30 15:55:29 +00:00
|
|
|
if (imx_silicon_revision() >= IMX_CHIP_REV_2_0) {
|
2012-09-20 20:04:48 +00:00
|
|
|
clks[ahb] = imx_clk_divider("ahb", "mpll_main2", base + CCM_CSCR, 8, 2);
|
|
|
|
clks[ipg] = imx_clk_fixed_factor("ipg", "ahb", 1, 2);
|
|
|
|
} else {
|
|
|
|
clks[ahb] = imx_clk_divider("ahb", "mpll_main2", base + CCM_CSCR, 9, 4);
|
|
|
|
clks[ipg] = imx_clk_divider("ipg", "ahb", base + CCM_CSCR, 8, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
clks[nfc_div] = imx_clk_divider("nfc_div", "ahb", base + CCM_PCDR0, 6, 4);
|
|
|
|
clks[per1_div] = imx_clk_divider("per1_div", "mpll_main2", base + CCM_PCDR1, 0, 6);
|
|
|
|
clks[per2_div] = imx_clk_divider("per2_div", "mpll_main2", base + CCM_PCDR1, 8, 6);
|
|
|
|
clks[per3_div] = imx_clk_divider("per3_div", "mpll_main2", base + CCM_PCDR1, 16, 6);
|
|
|
|
clks[per4_div] = imx_clk_divider("per4_div", "mpll_main2", base + CCM_PCDR1, 24, 6);
|
|
|
|
clks[usb_div] = imx_clk_divider("usb_div", "spll", base + CCM_CSCR, 28, 3);
|
|
|
|
clks[cpu_sel] = imx_clk_mux("cpu_sel", base + CCM_CSCR, 15, 1, cpu_sel_clks,
|
|
|
|
ARRAY_SIZE(cpu_sel_clks));
|
|
|
|
clks[clko_sel] = imx_clk_mux("clko_sel", base + CCM_CCSR, 0, 5, clko_sel_clks,
|
|
|
|
ARRAY_SIZE(clko_sel_clks));
|
2012-09-30 15:55:29 +00:00
|
|
|
if (imx_silicon_revision() >= IMX_CHIP_REV_2_0)
|
2012-09-20 20:04:48 +00:00
|
|
|
clks[cpu_div] = imx_clk_divider("cpu_div", "cpu_sel", base + CCM_CSCR, 12, 2);
|
|
|
|
else
|
|
|
|
clks[cpu_div] = imx_clk_divider("cpu_div", "cpu_sel", base + CCM_CSCR, 13, 3);
|
|
|
|
clks[clko_div] = imx_clk_divider("clko_div", "clko_sel", base + CCM_PCDR0, 22, 3);
|
2013-01-17 06:32:58 +00:00
|
|
|
clks[lcdc_per_gate] = imx_clk_gate("lcdc_per_gate", "per3_div", base + CCM_PCCR1, 8);
|
2013-01-17 06:32:57 +00:00
|
|
|
clks[lcdc_ahb_gate] = imx_clk_gate("lcdc_ahb_gate", "ahb", base + CCM_PCCR1, 15);
|
|
|
|
clks[lcdc_ipg_gate] = imx_clk_gate("lcdc_ipg_gate", "ipg", base + CCM_PCCR0, 14);
|
2012-09-20 20:04:48 +00:00
|
|
|
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_GPT1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_GPT2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_GPT3_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_GPT4_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_GPT5_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_GPT6_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_UART1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_UART2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_UART3_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_UART4_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_UART5_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per1_div], MX27_UART6_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX27_CSPI1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX27_CSPI2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX27_CSPI3_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX27_I2C1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[ipg], MX27_I2C2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per2_div], MX27_SDHC1_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per2_div], MX27_SDHC2_BASE_ADDR, NULL);
|
|
|
|
clkdev_add_physbase(clks[per2_div], MX27_SDHC3_BASE_ADDR, NULL);
|
2012-09-29 12:27:01 +00:00
|
|
|
clkdev_add_physbase(clks[lcdc_per_gate], MX27_LCDC_BASE_ADDR, NULL);
|
2013-01-17 06:32:57 +00:00
|
|
|
clkdev_add_physbase(clks[lcdc_ahb_gate], MX27_LCDC_BASE_ADDR, "ahb");
|
|
|
|
clkdev_add_physbase(clks[lcdc_ipg_gate], MX27_LCDC_BASE_ADDR, "ipg");
|
2012-09-20 20:04:48 +00:00
|
|
|
clkdev_add_physbase(clks[ipg], MX27_FEC_BASE_ADDR, NULL);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-05 08:38:58 +00:00
|
|
|
static __maybe_unused struct of_device_id imx27_ccm_dt_ids[] = {
|
|
|
|
{
|
|
|
|
.compatible = "fsl,imx27-ccm",
|
|
|
|
}, {
|
|
|
|
/* sentinel */
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2012-09-20 20:04:48 +00:00
|
|
|
static struct driver_d imx27_ccm_driver = {
|
|
|
|
.probe = imx27_ccm_probe,
|
|
|
|
.name = "imx27-ccm",
|
2012-10-05 08:38:58 +00:00
|
|
|
.of_compatible = DRV_OF_COMPAT(imx27_ccm_dt_ids),
|
2012-09-20 20:04:48 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static int imx27_ccm_init(void)
|
|
|
|
{
|
2012-10-04 13:24:27 +00:00
|
|
|
return platform_driver_register(&imx27_ccm_driver);
|
2012-09-20 20:04:48 +00:00
|
|
|
}
|
2013-06-12 09:36:40 +00:00
|
|
|
core_initcall(imx27_ccm_init);
|